SIGNAL ANALYZER 5480AB WITH 5485A 5486AR 5487A 5488A PLUG-INS PART NO. 054R0-90013 (MANUAL)

See Figure 2-40 for board description.





p ©

## NOTES

- REFERENCE DESIGNATIONS WITHIN THIS ASSEMBLY ARE ABBREVIATED. ADD ASSEMBLY NUMBER TO ABBREVIATION FOR COMPLETE DESCRIPTION.
- 2. UNLESS OTHERWISE INDICATED: RESISTANCE IN OHMS; CAPACITANCE IN PICOFARADS;

REFERENCE DESIGNATIONS

| AS           | AŠA2           |
|--------------|----------------|
| C1,9,10      | C3,4<br>CR1-14 |
| <i>27-</i> 9 | Q1-8<br>R1-14  |

Figure 2-41 A5A2 High Voltage Regulator Series 832 2-83 Model 5480A/B Analog Plug-In Units

## SECTION III

### ANALOG PLUG-IN UNITS (5485A, 5487A, 5488A)

The Plug-In Units described in this manual section are operated in the 5480A/B right-hand plug-in compartment. The plug-in units are similar, the major differences being in the front-end signal processing circuits for four-channel-vs-two-channel operation or correlation-vs-variance operation.



Figure 3-1 5485A Wiring Diagram

S1, 2, 4, 5 DISPLAY AND MEMORY SELECTOR SWITCHES

. 6

Truth Table for 5485A Memory Selector Switches

| <u> </u> | H    | = +5 | L:   | = 0 |         |      |
|----------|------|------|------|-----|---------|------|
|          | .,   | AA   | BA · | CA  | - DA    | . EA |
| QUARTER  | 1    | L    | H    | L   | . н     | Н    |
|          | 2    | L    | H    | H   | L       | H    |
|          | 3    | H    | L    | L   | Н       | H    |
|          | 4    | H    | L    | H   | L .     | H    |
| HALF     | 1, 2 | L    | H    | Н   | H       | H    |
| Ţ,       | 3, 4 | H    | L    | H   | H       | H    |
| FULL     |      | H    | Н    | Н   | ب.<br>H | H    |
| OVERLAP  |      | . н  | Н    | Ħ   | H       | L.   |



Figure 3-2 S1, 2, 4, 5, Display and Memory Selector Switches

## A1 INPUT AMPLIFIER BOARD (05485-60005)

### LOGIC AND DESCRIPTION

The 05485-60005-Board contains two Fet Input Operational Amplifiers with + and - Polarity outputs and an Analog Multiplexer? The Amplifier outputs can be mixed in the Multiplexer to give  $\pm$  A,  $\stackrel{?}{4}$  B, A+B, B-A, as controlled by the Front Panel Polarity Switches and the A+B, Alternate Switch.

### CHANGES FOR OLDER BOARDS

Current Series: 852

Older Series: 832 (see Figure 3-4)

The newer series board is a direct replacement for the older series board.









A1, 8, 9 Input Amplifier and Vertical Attenuator Series 852 (Sheet 1 of 2)

3-

See Sheet 1 of this Figure for A1 Board description, Component Locator and Switch description.



Figure 3-3
A1, 8, 9 Input Amplifier and Vertical Attenuator
Series 852 (Sheet 2 of 2)

See Figure 3-3, Sheet 1 for A1 Board description.





### A2 SAMPLE AND HOLD BOARD (05485-60004)

### LOGIC AND DESCRIPTION

The 05485-60004 Board contains the Sample and Hold Circuitry and Differential Amplifier. The Sample and Hold Circuit contains a Fet Switch (1.2 µsec Sample Time); its output is buffered with a Fet Operational Amplifier. The Positive input, Negative input, and output of the Differential Amplifier are routed off the Board to the output Amplifier to be displayed as the input, data, and noise respectively. The Positive input comes from the Sample and Hold Circuit; the Negative input comes from a Buffer Amplifier, driven by the Vertical DAC. The Noise output serves as the input to the Ramp Generator Board (this is the Signal which is Quantized in the ADC).

# CHANGES FOR OLDER BOARDS

**Current Series: 852** 

Older Series: 832

The current board may be used as a direct replacement for the older board. The only difference between these two boards is that C25 was 0.1  $\mu$ F on Series 832, and is 2.2  $\mu$ F on Series 852.





### **A3 ADC BOARD (05485-60003)**

### LOGIC AND DESCRIPTION

The 05485-60003 Board converts a Bipolar Voltage Amplitude into a count-up or count-down timing pulse whose length is proportional to the Input Amplitude. The Amplitude to time conversion is done by using a Precision Ramp (+5 V to -5 V) whose slope is selectable to give 5, 7, or 9 Bit ADC Resolution. The Ramp is formed by withdrawing a constant current from the Ramp Capacitor through one of these current sinks. The timing pulses are formed by Logic Gating on the outputs of two comparators -- one looking at the Ramp and the signal, and the other looking at the Ramp and Ground.

#### CHANGES FOR OLDER BOARDS

· Current Board Series: 920

Older Board Series: 852, 832

- 1. The Current board is a direct replacement for either older series board.
- 2. C3 on the Series 852 board was a 22  $\mu$ F, 15 V capacitor. On the Series 920 board, this capacitor is 22  $\mu$ F, 35 V. Component locator and schematic are same for Series 852 and 920 boards.
- 3. Schematic for Series 832 boards is in Figure 3-7.





Figure 3-6 A3 ADC Assembly Series 852, 920

3-15







Figure 3-7
A3 ADC Assembly Series 832

## **A4 SWITCHING LOGIC** (05485-60002)

### LOGIC AND DESCRIPTION

The 05485-60002 Board decades the Memory Selector Switches on the front panel and the least two significant bits of the Address Register in the 5486A to drive the input and Display Multiplexers on the 05485-60005 and 05485-60001 Boards respectively. Additional output signals like "Display Defeat" and "Channel OK" are sent to the 5486A to alter programs for special case front panel switch settings.

## CHANGES FOR OLDER BOARDS

Current Series: 832

Older Series: None





Figure 3-8
A4 Switching Logic A Series 832

### A5 OUTPUT AMPLIFIER BOARD (05485-60001)

#### LOGIC AND DESCRIPTION

The 05485-60001 board is made up of two multiplexing circuits and three amplifiers. The first multiplexer chooses between the input, data, or noise signals. The output of this multiplexer drives both the A and B Channel Amplifiers. These amplifiers have Gain and dc position adjustable from the front panel.

The second multiplexer chooses between the A Amplifier and the B
Amplifier, and sends this to the third amplifier or output buffer amplifier. This third amplifier has provision for shifting the output level by
one volt, so that four waveforms can be displayed simultaneously on
the CRT.

### CHANGES FOR OLDER BOARDS

### Current Series; 964

This is the board shown in the schematic. Component Locator same as shown in photo.

### Older Series: 852, 832

Series 852 is identical to Series 964, except R80 and 5100 ohms. Series 832 is identical to Series 852, except R34 was 10K ohms, and R27 and R42 were 1300 ohms.





Figure 3-9
A5 Output Amplifier Series 964, 852, 832
(Sheet 1 of 2)

3-21





### NOTES

I. REFERENCE DESIGNATIONS WITHIN THIS ASSEMBLY ARE ABBREVIATED. ADD ASSEMBLY NUMBER TO ABBREVIATION FOR COMPLETE DESCRIPTION.

2. UNLESS OTHERWISE INDICATED: \RESISTANCE IN OHMS;
CAPACITANCE IN PICOFARADS;

#### REFERENCE DESIGNATIONS

| PREFIX | A5 ;                       | AB    | 19'           |
|--------|----------------------------|-------|---------------|
|        | CI-17<br>CRI-20<br>ICI,3-6 | £ 6 D |               |
| ·R1,12 | Q1-34<br>R1-81             | R309  | 1 <i>R309</i> |

NOT ASSIGNED:

Figure 3-9
A5 Output Amplifier Series 964, 852, 832
(Sheet 2 of 2)

### A6 (STANDARD) SWITCHING LOGIC B (05485-60010)

### DESCRIPTION

This board decades the Histogram Switch and provides additional timing pulses associated with ADC. The timing is done synchronously, dividing down from a 10 MHz clock.

## CHANGES FOR QLDER BOARDS

Current Board Series: 852

Older Board Series: 832

The current series may be used as a direct replacement for the older series boards. There is no difference between these two series.





Figure 3-10 A6 Switching Logic B (Standard) Series 852, 832

#### A6 (OPTIONS 01) SWITCHING LOGIC B (05485-60020)

The variance is defined as the average of the square of the deviation from the mean. The variance signal is formed in much the same way as the average signal is. The average signal is formed by splitting the incoming signal into equal time increments and forming the average over successive sweeps of each one of these time increments; each time increment is represented by a dot in the Signal Analyzer display. The variance is formed by comparing each successive input for each of the time increments against the stored average value for the same point, and squaring the difference between them. By time-locking the variance signal to the average signal, points in the variance signal are easily used to identify points in the average waveform where there is additional activity at the input, other than random noise.

The variance is formed by gating a 10 MHz clock signal into the counter in the Absolute Value Generator, using the Count-Up Enable or Count-Down Enable signal from the ADC as the gate control. When the Signal Analyzer is averaging, as it must be doing, to use the Variance Option, the ADC digitizes the difference between the analog input signal and the anlog value of the average, which is stored in memory. Thus, the counter in the Absolute Value Generator contains a count which is proportional to the magnitude of the difference signal, but which is without any sign (polarity) information. The output of the Absolute Value Generator is squared, digitally, then converted into an analog signal, using an 8-bit Digital-to-Analog Converter (DAC). The DAC output is the signal that appears at the 5480A/B rear-panel VARIANCE OUTPUT connector. The Variance Output signal contains noise, and must be averaged to yield meaningful results.

If the Signal Analyzer is operating in the SUMMATION FUNCTION, the Variance Output signal is not the variance of the input signal, it is, instead, the square of the input signal. This property is useful in verifying that the variance is operating properly. If a triangular wave is put into one input while the 5480A/B is summing (instead of averaging), the Variance Output Signal, averaged on another channel, should be a repetitive paraboloid of twice the input signal frequency. Peaks of the paraboloid, will be of uniform amplitude only if BASELINE ADJUST has been adjusted to be at the center of the triangular input waveform.







A6 Switching Logic B (Option 01) Series 908